• A new method for layout design based on region constraints was presented to resolve the timing closure problem of physical design in deep sub-micron technology.

    针对亚微米工艺下版图设计存在时序收敛问题,提出区域约束版图设计方法。

    youdao

  • In deep sub - micron technology, the mount of the static power catches up with the dynamic power gradually and the standby power is becoming an important factor in low power design.

    进入微米工艺后,静态功耗开始动态功耗相抗衡,成为功耗设计一个不可忽视因素

    youdao

  • A static verification methodology for circuit design-flow of ASIC's based on very deep sub-micron CMOS technology is described in the paper.

    介绍基于亚微米cmos工艺asic电路设计流程中的静态验证方法

    youdao

  • As the semiconductor manufacturing process technology into the deep sub-micron or even nanometer, power consumption is becoming increasingly prominent.

    随着集成电路工艺制程进入微米甚至纳米级,集成电路功耗问题显得日益突出。

    youdao

  • As the semiconductor manufacturing process technology into the deep sub-micron or even nanometer, power consumption is becoming increasingly prominent.

    随着集成电路工艺制程进入微米甚至纳米级,集成电路功耗问题显得日益突出。

    youdao

$firstVoiceSent
- 来自原声例句
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定